Transient-induced latchup in CMOS integrated circuits

 0 Người đánh giá. Xếp hạng trung bình 0

Tác giả: Sheng-Fu Hsu, Ming-Dou Ker

Ngôn ngữ: eng

ISBN-13: 978-0470824092

Ký hiệu phân loại: 621.395 Circuitry

Thông tin xuất bản: Singapore ; Wiley, 2009.

Mô tả vật lý: 1 PDF (xiii, 249 pages) : , illustrations.

Bộ sưu tập: Tài liệu truy cập mở

ID: 314318

"Transient-Induced Latchup in CMOS Integrated Circuits equips the practicing engineer with all the tools needed to address this regularly occurring problem while becoming more proficient at IC layout. Ker and Hsu introduce the phenomenon and basic physical mechanism of latchup, explaining the critical issues that have resurfaced for CMOS technologies. Once readers can gain an understanding of the standard practices for TLU, Ker and Hsu discuss the physical mechanism of TLU under a system-level ESD test, while introducing an efficient component-level TLU measurement setup. The authors then present experimental methodologies to extract safe and area-efficient compact layout rules for latchup prevention, including layout rules for I/O cells, internal circuits, and between I/O and internal circuits. The book concludes with an appendix giving a practical example of extracting layout rules and guidelines for latchup prevention in a 0.18-micrometer 1.8V/3.3V silicided CMOS process."--Publisher's description.
Includes bibliographical references and index.
Tạo bộ sưu tập với mã QR

THƯ VIỆN - TRƯỜNG ĐẠI HỌC CÔNG NGHỆ TP.HCM

ĐT: (028) 71010608 | Email: tt.thuvien@hutech.edu.vn

Copyright @2020 THƯ VIỆN HUTECH